

# PMOLED SPECIFICATION

| Part Number | USMP-P19605           |
|-------------|-----------------------|
| Size        | 1.1"                  |
| Resolution  | 96 x 64               |
| Color       | Yellow                |
| Panel Size  | 29 (W) x 21 (H)       |
| Active Area | 23.49 (W) x 15.65 (H) |
| IC          | SSD1325T2R1           |
| Interface   | Parallel, SPI         |
|             |                       |
|             |                       |

FOR ADDITIONAL INFORMATION PLEASE CONTACT:

engineering@usmicroproducts.com

| Issue Date | Approved by (customer use) | Checked by | Prepared by |
|------------|----------------------------|------------|-------------|
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |

PROPRIETARY NOTE: THIS SPECIFICATION IS THE PROPERTY OF US MICRO PRODUCTS AND SHALL NOT BE REPRODUCED OR COPIED WITHOUT THE WRITTEN PERMISSION OF US MICRO PRODUCTS AND MUST BE RETURNED TO US MICRO PRODUCTS UPON ITS REQUEST.

(800) 741-7755 www.usmicroproducts.com



# **REVISION RECORD**

| REV. | REVISION DESCRIPTION              | REV. DATE    | REMARK  |
|------|-----------------------------------|--------------|---------|
| A01  | INITIAL RELEASE                   | 2011. 06. 02 |         |
| A02  | Modify double sides tape position | 2011. 09. 30 | Page 21 |
| A03  | Add printing line on FPC          | 2011. 12. 27 | Page 21 |



# **CONTENTS**

| ITEM                                             | PAGE |
|--------------------------------------------------|------|
| 1. SCOPE                                         | 4    |
| 2. WARRANTY                                      | 4    |
| 3. FEATURES                                      | 4    |
| 4. MECHANICAL DATA                               | 5    |
| 5. MAXIMUM RATINGS                               | 6    |
| 6. ELECTRICAL CHARACTERISTICS                    | 7    |
| 6.1 D.C ELECTRICAL CHARACTERISTICS               |      |
| 6.2 ELECTRO-OPTICAL CHARACTERISTICS              |      |
| 7. INTERFACE                                     | 9    |
| 7.1 FUNCTION BLOCK DIAGRAM                       |      |
| 7.2 PANEL LAYOUT DIAGRAM                         |      |
| 7.3 PIN ASSIGNMENTS                              |      |
| 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP         |      |
| 7.5 INTERFACE TIMING CHART                       |      |
| 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT | 17   |
| 8.1 POWER ON / OFF SEQUENCE                      |      |
| 8.2 APPLICATION CIRCUIT                          |      |
| 8.3 COMMAND TABLE                                |      |
| 9. RELIABILITY TEST CONDITIONS                   | 20   |
| 10. EXTERNAL DIMENSION                           | 21   |
| 11. PACKING SPECIFICATION                        | 22   |
| 12. APPENDIXES                                   | 23   |



#### 1. SCOPE

This specification is to define the general provisions and quality requirements that apply to the supply of display cells manufactured by US Micro Products. This document, together with the Module Ass'y Drawing, is the highest-level specification for this product.

#### 2. WARRANTY

US Micro Products warrants that the products delivered pursuant to this specification (or order) will conform to the agreed specifications for twelve (12) months from the shipping date ("Warranty Period"). US Micro Products is obligated to repair or replace the products which are found to be defective or inconsistent with the specifications during the Warranty Period without charge, on condition that the products are stored or used as the conditions specified in the specifications. Nevertheless, US Micro Products is not obligated to repair or replace the products without charge if the defects or inconsistency are caused by the force majeure or the reckless behaviors of the customer.

After the Warranty Period, all repairs or replacements of the products are subject to charge.

#### 3. FEATURES

- Small molecular organic light emitting diode.
- Color : Yellow.
- Panel matrix: 96\*64.
- Driver IC: SSD1325.
- Excellent quick response time.
- Extremely thin thickness for best mechanism design: 1.61mm.
- High contrast : 2000:1.
- Wide viewing angle: 160°.
- 8-bit 6800-series parallel interface, 8-bit 8080-series parallel interface, serial peripheral interface.
- Wide range of operating temperature : -40 to 70 ℃.
- Anti-glare polarizer.



# 4. MECHANICAL DATA

| NO | ITEM              | SPECIFICATION                | UNIT            |
|----|-------------------|------------------------------|-----------------|
| 1  | Dot Matrix        | 96 (W) x 64 (H)              | dot             |
| 2  | Dot Size          | 0.215 (W) x 0.215 (H)        | mm <sup>2</sup> |
| 3  | Dot Pitch         | 0.245 (W) x 0.245 (H)        | mm <sup>2</sup> |
| 4  | Aperture Rate     | 77                           | %               |
| 5  | Active Area       | 23.49 (W) x 15.65 (H)        | mm <sup>2</sup> |
| 6  | Panel Size        | 29 (W) x 21 (H)              | mm <sup>2</sup> |
| 7* | Panel Thickness   | 1.42 ± 0.1                   | mm              |
| 8  | Module Size       | 29 (W) x 67.7 (H) x 2.41 (D) | mm <sup>3</sup> |
| 9  | Diagonal A/A size | 1.1                          | inch            |
| 10 | Module Weight     | 2.36 ± 10%                   | gram            |

<sup>\*</sup> Panel thickness includes substrate glass, cover glass and UV glue thickness.



# **5. MAXIMUM RATINGS**

| ITEM                              | MIN    | MAX | UNIT | Condition                   | Remark            |
|-----------------------------------|--------|-----|------|-----------------------------|-------------------|
| Supply Voltage (V <sub>DD</sub> ) | -0.3   | 3.5 | V    | Ta = 25 ℃                   | IC maximum rating |
| Supply Voltage (Vcc)              | 8      | 16  | V    | Ta = 25°C                   | IC maximum rating |
| Operating Temp.                   | -40    | 70  | °C   |                             |                   |
| Storage Temp                      | -40    | 85  | °C   |                             |                   |
| Humidity                          | -      | 85  | %    |                             |                   |
| Life Time                         | 33,000 | -   | Hrs  | 120 cd/m², 50% checkerboard | Note (1)          |
| Life Time                         | 40,000 | -   | Hrs  | 100 cd/m², 50% checkerboard | Note (2)          |
| Life Time                         | 50,000 | -   | Hrs  | 80 cd/m², 50% checkerboard  | Note (3)          |

#### Note:

- (A) Under Vcc = 12V,  $Ta = 25 \degree C$ , 50% RH.
- (B) Life time is defined the amount of time when the luminance has decayed to less than 50% of the initial measured luminance.
- (1) Setting of 120  $cd/m^2$ :

- Contrast setting: 0x6D

- Frame rate : 105Hz

- Duty setting: 1/64

(2) Setting of 100 cd/m $^{\scriptscriptstyle 2}\,$  :

- Contrast setting: 0x51

Frame rate: 105HzDuty setting: 1/64

(3) Setting of 80 cd/m<sup>2</sup>:

- Contrast setting: 0x40

- Frame rate : 105Hz

- Duty setting: 1/64



# **6. ELECTRICAL CHARACTERISTICS**

#### **6.1 D.C ELECTRICAL CHARACTERISTICS**

| SYMBOL           | PARAMETERS                                                                                                                  | TEST CONDITION     | MIN                     | TYP | MAX                     | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|-----|-------------------------|------|
| V <sub>CC</sub>  | Analog power supply (for OLED panel)                                                                                        | Ta=-20 °C to +70°C | 11.5                    | 12  | 12.5                    | V    |
| $V_{DD}$         | Digital power supply                                                                                                        | Ta=-20 °C to +70°C | 2.4                     | 2.7 | 3.5                     | V    |
| I <sub>DD</sub>  | Operating current for $V_{DD}$<br>$V_{DD} = 2.7V$ , $V_{CC} = 12V$ ,<br>IREF = 10uA<br>No panel attached,<br>All Display ON | Contrast=7F        | -                       | -   | 650                     | uA   |
| Icc              | Operating current for $V_{CC}$<br>$V_{DD} = 2.7V$ , $V_{CC} = 12V$ ,<br>IREF = 10uA<br>No panel attached,<br>All Display ON | Contrast=7F        | -                       | 700 | -                       | uA   |
| V <sub>IH</sub>  | Hi logic input level                                                                                                        |                    | 0.8*<br>V <sub>DD</sub> | -   | $V_{DD}$                | ٧    |
| V <sub>IL</sub>  | Low logic input level                                                                                                       |                    | 0                       | -   | 0.2*<br>V <sub>DD</sub> | V    |
| V <sub>OH</sub>  | Hi logic output level                                                                                                       |                    | 0.9*<br>V <sub>DD</sub> | -   | $V_{DD}$                | V    |
| V <sub>OL</sub>  | Low logic output level                                                                                                      |                    | 0                       | -   | 0.1*<br>V <sub>DD</sub> | ٧    |
|                  |                                                                                                                             | Contrast=7F        | 270                     | 300 | 370                     | uA   |
| 1                | Segment on output current                                                                                                   | Contrast=5F        | ı                       | 225 | -                       | uA   |
| I <sub>SEG</sub> | V <sub>DD</sub> =2.7V, V <sub>CC</sub> =12V, IREF=10uA, Display on.                                                         | Contrast=3F        | ı                       | 150 | -                       | uA   |
|                  |                                                                                                                             | Contrast=1F        | -                       | 75  | -                       | uA   |

Note 1:  $V_{DD}=2.7V$ ;  $V_{CC}=12V$ ; Frame rate=105Hz; No panel attached.

Note 2: The Vcc input must keep in a stable value; ripple and noise are not allowed.



#### **6.2 ELECTRO-OPTICAL CHARATERISTICS**

#### PANEL ELECTRICAL SPECIFICATIONS

| PARAMETER           | MIN    | TYP. | MAX  | UNITS             | COMMENTS           |
|---------------------|--------|------|------|-------------------|--------------------|
| Normal mode current |        | 10   | 12   | mA                | All pixels on (1)  |
| Standby mode        |        | 1    | 2    | mA                | Standby mode       |
| current             |        |      | 2    | IIIA              | 10% pixels on (2)  |
| Normal mode power   |        | 120  | 144  | mW                | All pixels on (1)  |
| consumption         |        | 120  | 144  | 11100             | All pixels off (1) |
| Standby mode power  |        | 12   | 24   | mW                | Standby mode       |
| consumption         |        | 12   | 24   |                   | 10% pixels on (2)  |
| Normal Luminance    | 80     | 100  |      | cd/m <sup>2</sup> | Display Average    |
| Standby Luminance   |        | 20   |      | cd/m <sup>2</sup> | Display Average    |
| CIEx (Yellow)       | 0.43   | 0.47 | 0.51 |                   | x, y (CIE 1931)    |
| CIEy (Yellow)       | 0.45   | 0.49 | 0.53 |                   | x, y (OIE 1931)    |
| Dark Room Contrast  | 2000:1 |      |      |                   |                    |
| Viewing Angle       | 160    |      |      | degree            |                    |
| Response Time       |        | 10   |      | μs                |                    |

#### (1) Normal mode condition:

Driving Voltage: 12VContrast setting: 0x51

Frame rate: 105Hz
Duty setting: 1/64
(2) Standby mode condition:

Driving Voltage: 12V
 Contrast setting: 0x0F
 Frame rate: 105Hz
 Duty setting: 1/64



# 7. INTERFACE

#### 7.1 FUNCTION BLOCK DIAGRAM



#### 7.2 PANEL LAYOUT DIAGRAM





#### 7.3 PIN ASSIGNMENTS

| Pin No. | Pin Name | TYPE | Description                                                                    |
|---------|----------|------|--------------------------------------------------------------------------------|
| 1       | NC       | -    | No connection.                                                                 |
| 2       | VCC      |      | Voltage source input for OLED operating.                                       |
| 3       | VCOMH    | 0    | A capacitor should be connected between this pin and VSS.                      |
| 4       | IREF     | I    | A resistor should be connected between this pin and VSS.                       |
| 5       | D7       |      |                                                                                |
| 6       | D6       |      |                                                                                |
| 7       | D5       |      |                                                                                |
| 8       | D4       | 1/0  | Bi-direction data singal.                                                      |
| 9       | D3       | 1/0  | Di-direction data singal.                                                      |
| 10      | D2       |      |                                                                                |
| 11      | D1       |      |                                                                                |
| 12      | D0       |      |                                                                                |
| 13      | RD       | _    | Data read operation is initiated when it's pull low.                           |
| 14      | WR       | 1    | Data write operation is initiated when it's pull low.                          |
| 15      | D/C      | I    | This is Data/Command Control pin.<br>H:Data Input · L:Command Input.           |
| 16      | RES      | I    | When the pin is LOW, initialization of the chip is executed.                   |
| 17      | CS       |      | This pin is the chip select input.                                             |
| 18      | NC       | -    | No connection.                                                                 |
| 19      | BS2      | 1    | MCI Linterface coloction input                                                 |
| 20      | BS1      | '    | MCU interface selection input.                                                 |
| 21      | VDD      |      | Voltage Power supply for logic.                                                |
| 22      | NC       | -    | No connection.                                                                 |
| 23      | NC       | 1    | No connection.                                                                 |
| 24      | VBREF    | I    | This is an internal voltage reference pin. It should be kept NC and left open. |
| 25      | RESE     |      | This is a reserved pin. It should be kept NC.                                  |
| 26      | FB       | I    | This is a reserved pin. It should be kept NC.                                  |
| 27      | VDDB     | I    | This is a reserved pin. Voltage source input for logic circuit.                |
| 28      | GDR      | I    | This is a reserved pin. It should be kept NC.                                  |
| 39      | VSS      | I    | This is a ground pin.                                                          |
| 30      | VSL      | I    | This pin can be kept NC or connected with a capacitor to VSS for stability.    |

10



#### 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is 128x80x4 bits.

Table 11 shows the GDDRAM map under the following condition:

Disable COM Re-map

- Command "Set Re-map" A0h is set to:
  - Disable Column Address Re-map (A[0]=0)Disable Nibble Re-map (A[1]=0)Enable Horizontal Address Increment (A[2]=0)

(A[4]=0)

(HEX)

- Display Start Line=00h
- Data byte sequence: D0, D1, D2 ... D5119

Table 11 : GDDRAM address map 1



Table 12 shows the GDDRAM map under the following condition:

- Command "Set Re-map" A0h is set to:
  - Disable Column Address Re-map (A[0]=0)Disable Nibble Re-map (A[1]=0)Enable Vertical Address Increment (A[2]=1)Disable COM Re-map (A[4]=0)
- Display Start Line=00h
- Data byte sequence: D0, D1, D2 ... D5119

Table 12 : GDDRAM address map 2





Table 13 shows the GDDRAM map under the following condition:

Command "Set Re-map" A0h is set to:

Enable Column Address Re-map (A[0]=1)
Enable Nibble Re-map (A[1]=1)
Enable Horizontal Address Increment (A[2]=0)
Disable COM Re-map (A[4]=0)

Display Start Line=00h

Data byte sequence: D0, D1, D2 ... D5119

Table 13: GDDRAM address map 3

|                       |                         | SEG0       | SEG1       | SEG2       | SEG3       |   | SEG124     | SEG125     | SEG126     | SEG127     | SEG Outputs    |
|-----------------------|-------------------------|------------|------------|------------|------------|---|------------|------------|------------|------------|----------------|
|                       |                         | 3          | F          | 3          | E          |   | 0          | )1         | C          | 00         | Column Address |
| COMD                  | 00                      | D63[7:4]   | D63[3:0]   | D82[7:4]   | D62[3:0]   |   | D1[7:4]    | D1[3:0]    | D0[7:4]    | D0[3:0]    | (HEX)          |
| COM1                  | 01                      | D127[7:4]  | D127[3:0]  | D126[7:4]  | D126[3:0]  |   | D65[7:4]   | D65[3:0]   | D64[7:4]   | D64[3:0]   |                |
| I                     | -                       |            |            |            | 11         | ľ |            |            |            |            |                |
| COM78                 | 4E                      | D5055[7:4] | D5055[3:0] | D5054[7:4] | D6054[3:0] |   | D4993[7:4] | D4993[3:0] | D4992[7:4] | D4992[3:0] |                |
| COM79                 | 4F                      | D5119[7:4] | D5119(3:0) | D5118[7:4] | D6118[3:0] |   | D5057[7:4] | D5057[3:0] | D5058[7:4] | D5056[3:0] |                |
| COM<br>Outputs        | Row<br>Address<br>(HEX) |            |            |            |            |   |            |            |            |            | ı              |
| (Display Startline=0) |                         |            |            |            |            |   |            |            | Nibble re- | map A[1]=  | 1              |

For vertical scrolling of the display, an internal register storing display start line can be set to control the portion of the RAM data to be mapped to the display.

Table 14 shows the example in which the display start line register is set to 10h with the following condition:

Command "Set Re-map" A0h is set to:

Disable Column Address Re-map (A[0]=0)
Disable Nibble Re-map (A[1]=0)
Enable Horizontal Address Increment (A[2]=0)
Enable COM Re-map (A[4]=1)

- Display Start Line=10h (corresponds to COM15)
- Data byte sequence: D0, D1, D2 ... D5119

Table 14: GDDRAM address map 4





#### Table 15 shows the GDDRAM map under the following condition:

· Command "Set Re-map" A0h is set to:

Disable Column Address Re-map (A[0]=0)
Disable Nibble Re-map (A[1]=0)
Enable Horizontal Address Increment (A[2]=0)
Disable COM Re-map (A[4]=0)

- Display Start Line=00h
- · Column Start Address=01h
- Column End Address=3Eh
- Row Start Address=01h
- Row End Address=4Eh
- Data byte sequence: D0, D1, D2 ... D4835

Table 15: GDDRAM address map 5



#### Note

<sup>[1]</sup> Please refer to Table 18 for the details of setting command "Set Re-map" A0h.

<sup>(2)</sup> The "Display Start Line" is set by the command "Set Display Start Line" A1h and please refer to Table 18 for the setting details

<sup>(3)</sup> The "Column Start/End Address" is set by the command "Set Column Address" 15h and please refer to Table 18 for the setting details

for the setting details

(4) The "Row Start/End Address" is set by the command "Set Row Address" 75h and please refer to Table
18 for the setting detail



# 7.5 INTERFACE TIMING CHART 8080-Series MPU Parallel Interface Timing Characteristics

| Symbol             | Parameter                            | Min | Тур | Max    | Unit  |
|--------------------|--------------------------------------|-----|-----|--------|-------|
| t <sub>evele</sub> | Clock Cycle Time                     | 300 | -   |        | ns    |
| tas                | Address Setup Time                   | 10  | -   |        | ns    |
| tan                | Address Hold Time                    | 0   | -   |        | ns    |
| tosw               | Write Data Setup Time                | 40  | -   |        | ns    |
| w.usmicro          | oroducts.com ime 6                   | 15  | +1  | (800)7 | 41=77 |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | -   | -      | ns    |
| tox                | Output Disable Time                  | -   | -   | 70     | ns    |
| tacc               | Access Time                          | -   | -   | 140    | ns    |
| t <sub>PWLR</sub>  | Read Low Time                        | 120 | -   | -      | ns    |
| tewuw              | Write Low Time                       | 60  | -   | -      | ns    |
| tewer              | Read High Time                       | 60  | -   | -      | ns    |
| tewew              | Write High Time                      | 60  | -   | -      | ns    |
| t <sub>R</sub>     | Rise Time                            |     | -   | 15     | ns    |
| 1 <sub>F</sub>     | Fall Time                            |     | -   | 15     | ns    |
| t <sub>CS</sub>    | Chip select setup time               | 0   | -   | -      | ns    |
| t <sub>CSH</sub>   | Chip select hold time to read signal | 0   | -   | -      | ns    |
| tose               | Chip select hold time                | 20  |     | -      | ns    |

#### 8080-series parallel interface characteristics (Form 1)







# 8080-series parallel interface characteristics (Form2)







# **Serial Interface Timing Characteristics**

| Symbol             | Parameter              | Min | Тур | Max | Unit |
|--------------------|------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time       | 250 | -   | -   | ns   |
| $t_{AS}$           | Address Setup Time     | 150 | -   | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time      | 150 | -   | -   | ns   |
| t <sub>css</sub>   | Chip Select Setup Time | 120 | -   | -   | ns   |
| t <sub>CSH</sub>   | Chip Select Hold Time  | 60  | -   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time  | 100 | -   | -   | ns   |
| $t_{\text{DHW}}$   | Write Data Hold Time   | 100 | -   | -   | ns   |
| t <sub>CLKL</sub>  | Clock Low Time         | 100 | -   | -   | ns   |
| t <sub>CLKH</sub>  | Clock High Time        | 100 | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time              | -   | -   | 15  | ns   |
| $t_F$              | Fall Time              | -   | -   | 15  | ns   |

#### **Serial Interface Characteristics**





#### 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT

#### 8.1 POWER ON / OFF SEQUENCE

#### Power ON sequence:

- Power ON VDD.
- 2. After VDD become stable, set RES# pin LOW (logic low) for at least 3us(t1) and then HIGH (logic high).
- After set RES# pin LOW (logic low ), wait for at least 3us(t2). Then power ON VCC.(1)
- 4. After Vcc become stable, send command AFh for display ON. SEG/COM will be ON after 100ms(taf).



#### Power OFF sequence:

- 1. Send command AEh for display OFF.
- 2. Wait until panel discharges completely.
- 3. Power OFF Vcc. (1), (2)
- 4. Wait for tope power OFF VDD. (where minimum tope=80ms, typical tope=100ms)



#### Note:

- (1) Since an ESD protection circuit is connected between VDD and Vcc, Vcc becomes lower than VDD whenever VDD is ON and Vcc is OFF as shown in the dotted line of Vcc in above figures.
- (2) Vcc should be disabled when it is OFF.



#### **8.2 APPLICATION CIRCUIT**



#### **Recommend components:**

C1: 4.7uF/16V (0805).

C2: 0.1uF/16V (0603).

C3: 4.7uF/25V (Tantalum type),or Solid Tantalum 4.7uF/ 25V/ A Case

(Vishay 572D).

R1: 1M ohm(0603),1%.

This circuit is designed for 8080 8-bits interface.



#### **EXTERNAL DC-DC APPLICATION CIRCUIT**



#### **Recommended components**

C1: 100nF(0603) / 25V, C2 : 4.7uF (Tantalum type) /25V.

C3: 4.7uF (Tantalum type) / 25V.

Cff: 22pF(0603) / 16V.

D1: Schotty Diode.

L1: 10uH.

R1: 2M ohm (0603),1%, R2: 232K ohm (0603),1%.

 $VBAT = 1.8V \sim 6.0V$  (The detail application, please refer the IC data sheet).

#### **8.3 COMMAND TABLE**

Refer to SSD1325 IC Spec.



# 9. RELIABILITY TEST CONDITIONS

| No. | Items                                  | Specification                                                                                         | Quantity |
|-----|----------------------------------------|-------------------------------------------------------------------------------------------------------|----------|
| 1   | High temp. (Non-operation)             | 85℃, 240hrs                                                                                           | 5        |
| 2   | High temp. (Operation)                 | 70 °C, 120hrs                                                                                         | 5        |
| 3   | Low temp. (Operation)                  | -40℃, 120hrs                                                                                          | 5        |
| 4   | High temp. / High humidity (Operation) | 65℃, 90%RH, 120hrs                                                                                    | 5        |
| 5   | Thermal shock (Non-operation)          | -40°C ~85°C (-40°C /30min;<br>transit /3min; 85°C /30min; transit<br>/3min) 1cycle: 66min, 100 cycles | 5        |
| 6   | Vibration                              | Frequency: 5~50HZ, 0.5G<br>Scan rate: 1 oct/min<br>Time: 2 hrs/axis<br>Test axis: X, Y, Z             | 1 Carton |
| 7   | Drop                                   | Height: 120cm<br>Sequence : 1 angle \ 3 edges and<br>6 faces<br>Cycles: 1                             | 1 Carton |
| 8   | ESD (Non-operation)                    | Air discharge model, ±8kV, 10 times                                                                   | 5        |

#### Test and measurement conditions

- 1. All measurements shall not be started until the specimens attain to temperature stability.
- 2. All-pixels-on is used as operation test pattern.
- 3. The degradation of Polarizer are ignored for item 1, 4 & 5.

#### **Evaluation criteria**

- 1. The function test is OK.
- 2. No observable defects.
- 3. Luminance: > 50% of initial value.
- 4. Current consumption: within  $\pm$  50% of initial value.



## **10. EXTERNAL DIMENSION**





# **11. PACKING SPECIFICATION**





### 12. APPENDIXES

#### **APPENDIX 1: DEFINITIONS**

#### A. DEFINITION OF CHROMATICITY COORDINATE

The chromaticity coordinate is defined as the coordinate value on the CIE 1931 color chart for R, G, B, W.

#### **B. DEFINITION OF CONTRAST RATIO**

The contrast ratio is defined as the following formula:

#### C. DEFINITION OF RESPONSE TIME

The definition of turn-on response time Tr is the time interval between a pixel reaching 10% of steady state luminance and 90% of steady state luminance. The definition of turn-off response time Tf is the time interval between a pixel reaching 90% of steady state luminance and 10% of steady state luminance. It is shown in Figure 2.



Figure 2: Response time



#### D. DEFINITION OF VIEWING ANGLE

The viewing angle is defined as Figure 3. Horizontal and vertical (H & V) angles are determined for viewing directions where luminance varies by 50% of the perpendicular value.



Figure 3: Viewing Angle



#### **APPENDIX 2: MEASUREMENT APPARATUS**

#### A. LUMINANCE/COLOR COORDINATE

PHOTO RESEARCH PR-705, MINOLTA CS-100



#### B. CONTRAST / RESPONSE TIME / VIEW ANGLE

**WESTAR CORPORATION FPM-510** 



Westar FPM-510
Display Contrast /
Response time /
View angle Analyzer



#### C. ESD ON AIR DISCHARGE MODE





#### **APPENDIX 3: PRECAUTIONS**

#### A. RESIDUE IMAGE

Because the pixels are lighted in different time, the luminance of active pixels may reduce or differ from inactive pixels. Therefore, the residue image will occur. To avoid the residue image, every pixel needs to be lighted up uniformly.