

# PMOLED SPECIFICATION

. . . . . . . . . . . . . . .

| Part Number | USMP-P1960H       |
|-------------|-------------------|
| Size        | 1.1"              |
| Resolution  | 96 x 64           |
| Color       | White             |
| Panel Size  | 29 (W) x 21 (H)   |
| Active Area | 23.49 (W) x 15.65 |
| IC          | (H) SSD1325T2R1   |
| Interface   | Parallel, SPI     |
|             |                   |
|             |                   |

FOR ADDITIONAL INFORMATION PLEASE CONTACT: engineering@usmicroproducts.com

| Issue Date | Approved by (customer use) | Checked by | Prepared by |
|------------|----------------------------|------------|-------------|
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |
|            |                            |            |             |

PROPRIETARY NOTE: THIS SPECIFICATION IS THE PROPERTY OF US MICRO PRODUCTS AND SHALL NOT BE REPRODUCED OR COPIED WITHOUT THE WRITTEN PERMISSION OF US MICRO PRODUCTS AND MUST BE RETURNED TO US MICRO PRODUCTS UPON ITS REQUEST. (800) 741-7755 www.usmicroproducts.com



# **REVISION RECORD**

| REV. | REVISION DESCRIPTION                                                                                                                                               | REV. DATE    | REMARK                  |  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------|--|--|--|
| X01  | INITIAL RELEASE                                                                                                                                                    | 2009. 05. 27 |                         |  |  |  |
| X02  | <ul> <li>Add the operating conditions for<br/>different luminance</li> <li>Add the panel electrical specifications</li> <li>Add the application circuit</li> </ul> | 2009. 06. 22 | Page 6, 7, 8 &<br>17    |  |  |  |
| X03  | <ul><li>Remove holder</li><li>Change white color recipe</li></ul>                                                                                                  | 2012. 08. 09 | Page 4, 5, 6, 8<br>& 19 |  |  |  |
| X04  | <ul> <li>Modify driving voltage (13-&gt;14.5V)</li> <li>Modify panel electrical specifications</li> </ul>                                                          | 2012. 11. 20 | Page 6, 7 & 8           |  |  |  |



# CONTENTS

| ITEM                                             | PAGE |
|--------------------------------------------------|------|
| 1. SCOPE                                         | 4    |
| 2. WARRANTY                                      | 4    |
| 3. FEATURES                                      | 4    |
| 4. MECHANICAL DATA                               | 5    |
| 5. MAXIMUM RATINGS                               | 6    |
| 6. ELECTRICAL CHARACTERISTICS                    | 7    |
| 6.1 D.C ELECTRICAL CHARACTERISTICS               |      |
| 6.2 ELECTRO-OPTICAL CHARACTERISTICS              |      |
| 7. INTERFACE                                     | 9    |
| 7.1 FUNCTION BLOCK DIAGRAM                       |      |
| 7.2 PANEL LAYOUT DIAGRAM                         |      |
| 7.3 PIN ASSIGNMENTS                              |      |
| 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP         |      |
| 7.5 INTERFACE TIMING CHART                       |      |
| 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT | 16   |
| 8.1 POWER ON / OFF SEQUENCE                      |      |
| 8.2 APPLICATION CIRCUIT                          |      |
| 8.3 COMMAND TABLE                                |      |
| 9. RELIABILITY TEST CONDITIONS                   | 18   |
| 10. EXTERNAL DIMENSION                           | 19   |
| 11. PACKING SPECIFICATION                        | 20   |
| 12. APPENDIXES                                   | 21   |



# 1. SCOPE

This specification is to define the general provisions and quality requirements that apply to the supply of display cells manufactured by US Micro Products. This document, together with the Module Ass'y Drawing, is the highest-level specification for this product.

#### 2. WARRANTY

US Micro Products warrants that the products delivered pursuant to this specification (or order) will conform to the agreed specifications for twelve (12) months from the shipping date ("Warranty Period"). US Micro Products is obligated to repair or replace the products which are found to be defective or inconsistent with the specifications during the Warranty Period without charge, on condition that the products are stored or used as the conditions specified in the specifications. Nevertheless, US Micro Products is not obligated to repair or replace the products without charge if the defects or inconsistency are caused by the force majeure or the reckless behaviors of the customer. After the Warranty Period, all repairs or replacements of the products are

subject to charge.

#### 3. FEATURES

- Small molecular organic light emitting diode.
- Color : White.
- Panel matrix : 96\*64.
- Driver IC : SSD1325.
- Excellent quick response time.
- Extremely thin thickness for best mechanism design : 1.61mm.
- High contrast : 2000:1.
- Wide viewing angle : 160°.
- 8-bit 8080-series parallel interface, serial peripheral interface.
- Wide range of operating temperature : -40 to 70 ℃.
- Anti-glare polarizer.

www.usmicroproducts.com



# 4. MECHANICAL DATA

| NO | ITEM              | SPECIFICATION                | UNIT            |
|----|-------------------|------------------------------|-----------------|
| 1  | Dot Matrix        | 96 (W) x 64 (H)              | dot             |
| 2  | Dot Size          | 0.215 (W) x 0.215 (H)        | mm <sup>2</sup> |
| 3  | Dot Pitch         | 0.245 (W) x 0.245 (H)        | mm <sup>2</sup> |
| 4  | Aperture Rate     | 77                           | %               |
| 5  | Active Area       | 23.49 (W) x 15.65 (H)        | mm <sup>2</sup> |
| 6  | Panel Size        | 29 (W) x 21 (H)              | mm <sup>2</sup> |
| 7* | Panel Thickness   | 1.42 ± 0.1                   | mm              |
| 8  | Module Size       | 29 (W) x 66.2 (H) x 2.41 (D) | mm <sup>3</sup> |
| 9  | Diagonal A/A size | 1.1                          | inch            |
| 10 | Module Weight     | TBD                          | gram            |
|    |                   |                              |                 |

\* Panel thickness includes substrate glass, cover glass and UV glue thickness.



# **5. MAXIMUM RATINGS**

| ITEM                        | MIN    | MAX | UNIT | Condition                                | Remark               |
|-----------------------------|--------|-----|------|------------------------------------------|----------------------|
| Supply Voltage ( $V_{DD}$ ) | -0.3   | 3.5 | V    | Ta = 25 ℃                                | IC maximum rating    |
| Supply Voltage (Vcc)        | 8      | 16  | V    | Ta = 25 ℃                                | IC maximum<br>rating |
| Operating Temp.             | -40    | 70  | °C   |                                          |                      |
| Storage Temp                | -40    | 85  | °C   |                                          |                      |
| Humidity                    | -      | 85  | %    |                                          |                      |
| Life Time                   | 30,000 | -   | Hrs  | 100 cd/m <sup>2</sup> , 50% checkerboard | Note (1)             |
| Life Time                   | 37,000 | -   | Hrs  | 80 cd/m <sup>2</sup> , 50% checkerboard  | Note (2)             |
| Life Time                   | 50,000 | -   | Hrs  | 60 cd/m <sup>2</sup> , 50% checkerboard  | Note (3)             |

#### Note:

(A) Under Vcc = 14.5V, Ta =  $25 \degree$ C, 50% RH.

(B) Life time is defined the amount of time when the luminance has decayed to less than 50% of the initial measured luminance.

- (1) Setting of 100 cd/m $^2$  :
  - Contrast setting : 0x33
  - Frame rate : 105Hz
  - Duty setting : 1/64

(2) Setting of 80 cd/m $^2$  :

- Contrast setting : 0x2a
- Frame rate : 105Hz
- Duty setting : 1/64

(3) Setting of 60 cd/m $^2$  :

- Contrast setting : 0x21
- Frame rate : 105Hz
- Duty setting : 1/64



# **6. ELECTRICAL CHARACTERISTICS**

#### **6.1 D.C ELECTRICAL CHARACTERISTICS**

| SYMBOL           | PARAMETERS                                                                                                              | TEST CONDITION     | MIN                     | TYP  | MAX                     | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|------|-------------------------|------|
| V <sub>CC</sub>  | Analog power supply<br>(for OLED panel)                                                                                 | Ta=-20 °C to +70°C | 14                      | 14.5 | 15                      | V    |
| V <sub>DD</sub>  | Digital power supply                                                                                                    | Ta=-20 °C to +70°C | 2.4                     | 2.8  | 3.5                     | V    |
| I <sub>DD</sub>  | Operating current for $V_{DD}$<br>$V_{DD} = 2.7V, V_{CC} = 12V,$<br>IREF = 10uA<br>No panel attached,<br>All Display ON | Contrast=7F        | -                       | -    | 650                     | uA   |
| Icc              | Operating current for $V_{CC}$<br>$V_{DD} = 2.7V, V_{CC} = 12V,$<br>IREF = 10uA<br>No panel attached,<br>All Display ON | Contrast=7F        | -                       | 700  | -                       | uA   |
| V <sub>IH</sub>  | Hi logic input level                                                                                                    |                    | 0.8*<br>V <sub>DD</sub> | -    | $V_{\text{DD}}$         | V    |
| V <sub>IL</sub>  | Low logic input level                                                                                                   |                    | 0                       | -    | 0.2*<br>V <sub>DD</sub> | V    |
| V <sub>OH</sub>  | Hi logic output level                                                                                                   |                    | 0.9*<br>V <sub>DD</sub> | -    | $V_{DD}$                | V    |
| V <sub>OL</sub>  | Low logic output level                                                                                                  |                    | 0                       | -    | 0.1*<br>V <sub>DD</sub> | V    |
|                  |                                                                                                                         | Contrast=7F        | 270                     | 300  | 370                     | uA   |
| <br>             | Segment on output current $V_{2} = 2.7 V_{2} V_{2} = 1.2 V_{2}$                                                         | Contrast=5F        | -                       | 225  | -                       | uA   |
| I <sub>SEG</sub> | V <sub>DD</sub> =2.7V, V <sub>CC</sub> =12V,<br>IREF=10uA, Display on.                                                  | Contrast=3F        | -                       | 150  | -                       | uA   |
|                  |                                                                                                                         | Contrast=1F        | -                       | 75   | -                       | uA   |



#### 6.2 ELECTRO-OPTICAL CHARATERISTICS

#### PANEL ELECTRICAL SPECIFICATIONS

| PARAMETER           | MIN    | TYP. | MAX  | UNITS             | COMMENTS          |
|---------------------|--------|------|------|-------------------|-------------------|
| Normal mode current |        | 16   | 18   | mA                | All pixels on (1) |
| Standby mode        |        | 4    | 2    | mA                | Standby mode      |
| current             |        | I    | 2    | ША                | 10% pixels on (2) |
| Normal mode power   |        | 232  | 261  | mW                | All pixels on (1) |
| consumption         |        | 232  | 201  | 11177             | All pixels of (1) |
| Standby mode power  |        | 14.5 | 29   | mW                | Standby mode      |
| consumption         |        | 14.0 | 29   |                   | 10% pixels on (2) |
| Normal Luminance    | 60     | 80   |      | cd/m <sup>2</sup> | Display Average   |
| Standby Luminance   |        | 10   |      | cd/m <sup>2</sup> | Display Average   |
| CIEx (White)        | 0.27   | 0.31 | 0.35 |                   | V V (CIE 1021)    |
| CIEy (White)        | 0.31   | 0.35 | 0.39 |                   | x, y (CIE 1931)   |
| Dark Room Contrast  | 2000:1 |      |      |                   |                   |
| Viewing Angle       | 160    |      |      | degree            |                   |
| Response Time       |        | 10   |      | μs                |                   |

(1) Normal mode condition :

- Driving Voltage : 14.5V

- Contrast setting : 0x2a
- Frame rate : 105Hz
- Duty setting : 1/64

(2) Standby mode condition :

- Driving Voltage : 14.5V
- Contrast setting : 0x06
- Frame rate : 105Hz
- Duty setting : 1/64



## 7. INTERFACE

#### 7.1 FUNCTION BLOCK DIAGRAM



#### 7.2 PANEL LAYOUT DIAGRAM





#### 7.3 PIN ASSIGNMENTS

| Pin No. | Pin Name | Description                                                                                                                                                    |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC       | No connection.                                                                                                                                                 |
| 2       | VCC      | Positive OLED high voltage power supply                                                                                                                        |
| 3       | VCOMH    | The COM voltage reference pin, this pin should be connected to ground through a capacitor.                                                                     |
| 4       | IREF     | The current reference input pin, this pin should be connected to ground through a resistor.                                                                    |
| 5       | D7       |                                                                                                                                                                |
| 6       | D6       |                                                                                                                                                                |
| 7       | D5       |                                                                                                                                                                |
| 8       | D4       | -8-bit data bus                                                                                                                                                |
| 9       | D3       |                                                                                                                                                                |
| 10      | D2       | -                                                                                                                                                              |
| 11      | D1       | -                                                                                                                                                              |
| 12      |          |                                                                                                                                                                |
| 13      | E(RD#)   | Data read operation is initiated when it's pull low.                                                                                                           |
| 14      | R/W#     | Data write operation is initiated when it's pull low.                                                                                                          |
| 15      | D/C#     | Data/ Command control. Pull high for write/read display data. Pull low for write command or read status.                                                       |
| 16      | RES#     | Hardware reset signal                                                                                                                                          |
| 17      | CS#      | The driver IC will be selected When CS pin is active low.                                                                                                      |
| 18      | NC       | No connection.                                                                                                                                                 |
| 19      | BS2      | Interface select pin                                                                                                                                           |
| 20      | BS1      | Interface select pin                                                                                                                                           |
| 21      | VDD      | Voltage power supply for logic                                                                                                                                 |
| 22      | NC       | No connection.                                                                                                                                                 |
| 23      | NC       | No connection.                                                                                                                                                 |
| 24      | VBREF    | This is an internal voltage reference pin. It should be kept NC and left open.                                                                                 |
| 25      | RESE     | This is a reserved pin. It should be kept NC.                                                                                                                  |
| 26      | FB       | This is a reserved pin. It should be kept NC.                                                                                                                  |
| 27      | VDDB     | This is a reserved pin.<br>Voltage source input for logic circuit.                                                                                             |
| 28      | GDR      | This is a reserved pin. It should be kept NC.                                                                                                                  |
| 29      | VSS      | This is a ground pin.                                                                                                                                          |
| 30      | VSL      | This pin is the output pin for the voltage output low level<br>for SEG signals. This pin can be kept NC or connected<br>with a capacitor to VSS for stability. |



#### 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is 128x80x4 bits. For mechanical flexibility, re-mapping on both Segment and Common outputs can be selected by software. (Refer to Table 3-7 for GDDRAM address map description)

|       |     | SEG0       | SEG1       | SEG2       | SEG3       | SEG124     | SEG125     | SEG126     | SEG127     | SEG Outputs   |
|-------|-----|------------|------------|------------|------------|------------|------------|------------|------------|---------------|
|       |     | O          | 00         | C          | 1          | 3          | E          | 3          | F          | Column Addres |
| COM0  | 00  | D0[3:0]    | D0[7:4]    | D1[3:0]    | D1[7:4]    | D62[3:0]   | D62[7:4]   | D63[3:0]   | D63[7:4]   | (HEX)         |
| COM1  | 01  | D64[3:0]   | D64[7:4]   | D65[3:0]   | D65[7:4]   | D126[3:0]  | D126[7:4]  | D127[3:0]  | D127[7:4]  |               |
| I     | I   |            |            |            | h h I      |            |            |            |            |               |
| COM78 | 4E  | D4992[3:0] | D4992[7:4] | D4993[3:0] | D4993[7:4] | D5054[3:0] | D5054[7:4] | D5055[3:0] | D5055[7:4] |               |
| COM79 | 4F  | D5056[3:0] | D5056[7:4] | D5057[3:0] | D5057[7:4] | D5118[3:0] | D5118[7:4] | D5119[3:0] | D5119[7:4] |               |
| 0.014 | Row |            |            |            |            |            |            |            |            |               |

COM Outputs (HEX)

(Display Startline=0)

Table 3– GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=0, and Display Start Line=00H (Data byte sequence: D0, D1, ..., D5118, D5119)

|       |     | SEG0     | SEG1     | SEG2      | SEG3      | Γ  |   |   |   | SEG124     | SEG125     | SEG126     | SEG127     | SEG Output   |
|-------|-----|----------|----------|-----------|-----------|----|---|---|---|------------|------------|------------|------------|--------------|
|       |     | C        | 00       | 0         | )1        |    |   |   |   | 3          | E          | 3          | BF         | Column Addre |
| COM0  | 00  | D0[3:0]  | D0[7:4]  | D80[3:0]  | D80[7:4]  | I  |   | 1 | I | D4960[3:0] | D4960[7:4] | D5040[3:0] | D5040[7:4] | (HEX)        |
| COM1  | 01  | D1[3:0]  | D1[7:4]  | D81[3:0]  | D81[7:4]  |    |   |   | Λ | D4961[3:0] | D4961[7:4] | D5041[3:0] | D5041[7:4] |              |
| Ι     | Ι   |          |          |           |           |    | Ι | 1 | / |            |            |            |            |              |
| COM78 | 4E  | D78[3:0] | D78[7:4] | D158[3:0] | D158[7:4] | I, | Γ | / | Ι | D5038[3:0] | D5038[7:4] | D5118[3:0] | D5118[7:4] |              |
| COM79 | 4F  | D79[3:0] | D79[7:4] | D159[3:0] | D159[7:4] | ľ  |   | I | • | D5039[3:0] | D5039[7:4] | D5119[3:0] | D5119[7:4] |              |
| COM   | Row |          |          |           |           |    |   |   |   |            |            |            |            |              |

Outputs (HEX)

(Display Startline=0)

Table 4–GDDRAM address map showing Vertical Address Increment A[2]=1, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=0, and Display Start Line=00H (Data byte sequence: D0, D1, ..., D5118, D5119)

www.usmicroproducts.com



|                      |                         | SEG0       | SEG1       | SEG2       | SEG3       | SEG124     | SEG125     | SEG126     | SEG127     | SEG Outputs   |
|----------------------|-------------------------|------------|------------|------------|------------|------------|------------|------------|------------|---------------|
|                      |                         | 3          | F          | 3          | E          | C          | 01         | C          | 00         | Column Addres |
| COM0                 | 00                      | D63[7:4]   | D63[3:0]   | D62[7:4]   | D62[3:0]   | D1[7:4]    | D1[3:0]    | D0[7:4]    | D0[3:0]    | (HEX)         |
| COM1                 | 01                      | D127[7:4]  | D127[3:0]  | D126[7:4]  | D126[3:0]  | D65[7:4]   | D65[3:0]   | D64[7:4]   | D64[3:0]   |               |
| Ι                    | T                       |            |            |            | 11         |            |            |            |            |               |
| COM78                | 4E                      | D5055[7:4] | D5055[3:0] | D5054[7:4] | D5054[3:0] | D4993[7:4] | D4993[3:0] | D4992[7:4] | D4992[3:0] |               |
| COM79                | 4F                      | D5119[7:4] | D5119[3:0] | D5118[7:4] | D5118[3:0] | D5057[7:4] | D5057[3:0] | D5056[7:4] | D5056[3:0] |               |
| COM<br>Outputs       | Row<br>Address<br>(HEX) |            |            |            |            |            |            |            |            |               |
| Display Startline=0) | . ,                     |            |            |            |            |            |            |            |            |               |

Table 5–GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=1, Nibble Re-map A[1]=1, COM Re-map A[4]=0, and Display Start Line=00H (Data byte sequence: D0, D1, ..., D5118, D5119)



(Display Startline=10H)

Table 6–GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=1, and Display Start Line=16H (Data byte sequence: D0, D1, ..., D5118, D5119)



Table 7–GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=0, Display Start Line=00H (Data byte sequence: D0, D1, ..., D4834, D4835), Column Start Address=01H, Column End Address=3EH, Row Start Address=01H and Row End Address=4EH



# 7.5 INTERFACE TIMING CHART

#### 8080-Series MPU Parallel Interface Timing Characteristics

| $(V_{PP} - V_{e})$ | <sub>s</sub> = 2.4 to 3.5V, T <sub>A</sub> = 25°C) |  |
|--------------------|----------------------------------------------------|--|
| (VDD - VS)         | $S = 2.4 (0.00, 1_{\rm A} = 20.0)$                 |  |

| Symbol             | Parameter                            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 10  | -   | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                    | 0   | -   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                | 40  | -   | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 15  | -   | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | -   | 70  | ns   |
| tACC               | Access Time                          | -   | -   | 140 | ns   |
| t <sub>PWLR</sub>  | Read Low Time                        | 120 | -   | -   | ns   |
| t <sub>PWLW</sub>  | Write Low Time                       | 60  | -   | -   | ns   |
| t <sub>PWHR</sub>  | Read High Time                       | 60  | -   | -   | ns   |
| t <sub>PWHW</sub>  | Write High Time                      | 60  | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time                            | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   |     | 15  | ns   |
| t <sub>cs</sub>    | Chip select setup time               | 0   | -   | -   | ns   |
| t <sub>CSH</sub>   | Chip select hold time to read signal | 0   |     |     | ns   |
| t <sub>CSF</sub>   | Chip select hold time                | 20  | -   | -   | ns   |

#### 8080-series parallel interface characteristics (Form 1)















#### **Serial Interface Timing Characteristics**

| $(V_{DD} - V_{SS} = 2.4 \text{ to } 3.5 \text{V}, T_{A} = 25$ | °C) |
|---------------------------------------------------------------|-----|
|---------------------------------------------------------------|-----|

| Symbol            | Parameter              | Min | Тур | Max | Unit |
|-------------------|------------------------|-----|-----|-----|------|
| $t_{cycle}$       | Clock Cycle Time       | 250 | -   | -   | ns   |
| t <sub>AS</sub>   | Address Setup Time     | 150 | -   | -   | ns   |
| t <sub>AH</sub>   | Address Hold Time      | 150 | -   | -   | ns   |
| t <sub>css</sub>  | Chip Select Setup Time | 120 | -   | -   | ns   |
| t <sub>csн</sub>  | Chip Select Hold Time  | 60  | -   | -   | ns   |
| t <sub>DSW</sub>  | Write Data Setup Time  | 100 | -   | -   | ns   |
| t <sub>DHW</sub>  | Write Data Hold Time   | 100 | -   | -   | ns   |
| t <sub>CLKL</sub> | Clock Low Time         | 100 | -   | -   | ns   |
| t <sub>clKH</sub> | Clock High Time        | 100 | -   | -   | ns   |
| t <sub>R</sub>    | Rise Time              | -   | -   | 15  | ns   |
| t <sub>F</sub>    | Fall Time              | -   | -   | 15  | ns   |

#### **Serial Interface Characteristics**





#### 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT 8.1 POWER ON / OFF SEQUENCE

- 1. Power ON VDD.
- 2. After VDD become stable, set RES# pin LOW (logic low) for at least 3us(t1) and then HIGH (logic high).
- 3. After set RES# pin LOW (logic low ), wait for at least 3us(t2).Then Power ON VCC.<sup>(1)</sup>
- 4. After Vcc become stable, send command AFh for display ON. SEG/COM will be ON after 100ms(tAF).



#### Power OFF sequence:

- 1. Send command AEh for display OFF.
- 2. Wait until panel discharges completely.
- 3. Power OFF  $V_{CC}.\ ^{(1),\ (2)}$
- 4. Wait for  $t_{\text{OFF}}.$  Power OFF  $V_{\text{DD}}.$  (where Minimum torr=80ms, Typical torr=100ms )



Note:

- (1) Since an ESD protection circuit is connected between VDD and VCC, VCC becomes lower than VDD whenever VDD is ON and VCC is OFF as shown in the dotted line of VCC in above figures.
- (2) VCC should be kept float (disable) when it is OFF.
- (3) Power Pins (VDD , VCC) can never be pulled to ground under any circumstance.
- (4) The register values are reset after t1.
- (5) VDD should not be Power OFF before VCC Power OFF.



#### **8.2 APPLICATION CIRCUIT**



#### **Recommend components:**

C1: 2.2uF/25V (0805) C2: 0.1uF/16V (0603) C3: 4.7uF/35V (Tantalum type), or VISHAY (572D475X0025A2T) R1: 1M ohm/1% (0603)

Notes: This circuit is for 8080 interface.

#### 8.3 COMMAND TABLE

Refer to SSD1325 IC Spec.



# 9. RELIABILITY TEST CONDITIONS

| No. | Items                                     | Specification                                                                                             | Quantity |
|-----|-------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------|
| 1   | High temp.<br>(Non-operation)             | 85 ℃, 240hrs                                                                                              | 5        |
| 2   | High temp. (Operation)                    | 70 ℃, 120hrs                                                                                              | 5        |
| 3   | Low temp. (Operation)                     | -40 ℃, 120hrs                                                                                             | 5        |
| 4   | High temp. / High<br>humidity (Operation) | 65℃, 90%RH, 120hrs                                                                                        | 5        |
| 5   | Thermal shock<br>(Non-operation)          | -40 °C ~85 °C (-40 °C /30min;<br>transit /3min; 85 °C /30min; transit<br>/3min) 1cycle: 66min, 100 cycles | 5        |
| 6   | Vibration                                 | Frequency : 5~50HZ, 0.5G<br>Scan rate : 1 oct/min<br>Time : 2 hrs/axis<br>Test axis : X, Y, Z             | 1 Carton |
| 7   | Drop                                      | Height: 120cm<br>Sequence : 1 angle \ 3 edges and<br>6 faces<br>Cycles: 1                                 | 1 Carton |
| 8   | ESD (Non-operation)                       | Air discharge model, ±8kV, 10<br>times                                                                    | 5        |

#### Test and measurement conditions

- 1. All measurements shall not be started until the specimens attain to temperature stability.
- 2. All-pixels-on is used as operation test pattern.
- 3. The degradation of Polarizer are ignored for item 1, 4 & 5.

#### **Evaluation criteria**

- 1. The function test is OK.
- 2. No observable defects.
- 3. Luminance: > 50% of initial value.
- 4. Current consumption: within  $\pm$  50% of initial value.



# 10. EXTERNAL DIMENSION





#### **11. PACKING SPECIFICATION** ID Pirza Box P/N:3001000005 345x285x88 B comugated Vacuum Bag ONY/LDPE P/N:300300012 480x285x90mm 10 5 Vacuum packing 5 sec REVISION **EVISION** Packing Instruction PARTS NO. USMP-P19603 441/10/12/84 Note Part HAME Packing Tray Instruction x2 pcs P19603 0 6 € Labet 10% PROJECT CODE 3 56 watchen /56 silica dryer -----2009/05/04 Date 以膠帶固定 Strong Tsai 0 Approved Sheet 5 x 15 pcs Revision 10 Tracy Huang Spec. (MRI Ĩ U 11 福間 代 Tape B Label Fills P/N:300000009 - P/N:300000009 385k305x203mm 6 Valerie Lo Module 13.5 X4 Scale Kevan Huang 0 Her ΞĒ x 1 pcs(empty) A CONFIDENTIAL x 14 pcs Valerie Lo M.E. Tolerance(mm ±0.2 ±0.1 General Tolerance () Tape Rotate stack Langth (mm) 8-25 25-50 偏對地學 8-0 ENGINEERED DISPLAY SOLUTIONS **US Micro Products** Face up,rotate packing QTY We would Will Longer Michael 784 œ a 11 0 - P19602 Module P/N.3008000117 P/N: 9819602000 330x270x8.7mm . t=0.7mm Pizza Box 345x285x88. B comugated Tray 330x270x8 7mm .PS. 1=0.7mm Antistatio Bobble Bag 440x(350+450)mm 385x305x203mm AB compared Tape W=48mm L=910cm Vacuum 480x285x90mm P19602 Module Ass'y 5G Silica dryer Description Label 1Ö Q 3003000016 3008000117 3001000005 x 1 pcs 9819603000 3010000002 300300012 3000000000 3006000000 3208000125 Part No. tem 17

# CONFIDENTIAL



### **12. APPENDIXES**

#### **APPENDIX 1: DEFINITIONS**

#### A. DEFINITION OF CHROMATICITY COORDINATE

The chromaticity coordinate is defined as the coordinate value on the CIE 1931 color chart for R, G, B, W.

#### **B. DEFINITION OF CONTRAST RATIO**

The contrast ratio is defined as the following formula:

Contrast Ratio = Luminance of all pixels on measurement Luminance of all pixels off measurement

#### C. DEFINITION OF RESPONSE TIME

The definition of turn-on response time Tr is the time interval between a pixel reaching 10% of steady state luminance and 90% of steady state luminance. The definition of turn-off response time Tf is the time interval between a pixel reaching 90% of steady state luminance and 10% of steady state luminance. It is shown in Figure 2.



Figure 2: Response time



#### **D. DEFINITION OF VIEWING ANGLE**

The viewing angle is defined as Figure 3. Horizontal and vertical (H & V) angles are determined for viewing directions where luminance varies by 50% of the perpendicular value.





#### **APPENDIX 2: MEASUREMENT APPARATUS**

#### A. LUMINANCE/COLOR COORDINATE

PHOTO RESEARCH PR-705, MINOLTA CS-100



PR-705 / MINOLTA CS-100 Color Analyzer

#### B. CONTRAST / RESPONSE TIME / VIEW ANGLE

WESTAR CORPORATION FPM-510



Westar FPM-510 Display Contrast / Response time / View angle Analyzer

#### C. ESD ON AIR DISCHARGE MODE



#### **APPENDIX 3: PRECAUTIONS**

#### A. RESIDUE IMAGE

Because the pixels are lighted in different time, the luminance of active pixels may reduce or differ from inactive pixels. Therefore, the residue image will occur. To avoid the residue image, every pixel needs to be lighted up uniformly.